Acacia designs intelligent transceivers using advanced signal processing and photonic integration for the 100G, 400G and 1T bit speed fiber optic transmission market deployed in data center, metro, long-haul and ultra-long haul telecommunication networks.
What you'll do :
As a member of the Mixed Signal Design team, you will be a key member of a small, dynamic IC Design group that develops high speed (>
25Gb / s), and high accuracy, analog designs for optical communications products. You will architect, design, layout, measure and productize ultra-deep sub-micron-based CMOS products.
You will work on large block for a complex chip and collaborate with our packaging and hardware design team to ensure signal and power integrity specifications are met.
Who you’ll work with :
You will work with other Acacia mixed-signal engineers to collaborate in order to provide an optimized design that will integrate into the ASIC. In addition, you will have the opportunity to interact with other Acacia groups including digital / DSP design, system design, package design, and module design.
Acacia takes pride in providing and fostering a collaborate environment in order ensure success and personal growth.
Who you are :
You are enthusiastic about developing high speed AMS circuits and best-in-class products that push the boundaries of what is possible. You are detail oriented, high energy and the drive to get things done and solve difficult problems.
You are capable to figure things out by yourself, but you also participate in our friendly and team-oriented collaboration approach, which means you enjoy learning from your colleagues and letting them learn from you.
You are not shy to always point out how we can be more effective as a team, and you are open to similar suggestions by your team members. Your great personal and communication skills allow effortless collaboration within and across teams and to steer the development in a positive direction.
Minimum qualifications :
Preferred qualifications :
Laboratory Validation : -Solid ESD laboratory practices and methodology-Construction of test setup to test specific circuitry
Software Experience :
Possess a track record of innovation. Publications are a plus.Application window is expected to close on August 31, 2024